## **CMOS NOR GATE**



## RTL SCHEMATIC VIEW



## **SIMULATION RESULT:**



| Expt.No.: 8a. | Design and Simulation of a CMOS Basic Gates & Generate |
|---------------|--------------------------------------------------------|
| Date:         | Manual/Automatic Layout Using Cadence Virtuoso         |

#### AIM:

To write a Verilog code for CMOS basic gates and to perform simulation, synthesis, analyze the power, area and timing report by performing pre layout and post layout simulations in Cadence Virtuoso Tool.

#### **OBJECTIVES:**

On completing this experiment, the students will be able to

- 1. Design CMOS basic gates using Verilog code Hardware description language.
- 2. Simulate, synthesis, analyze the power, area and timing report by performing pre layout and post layout simulations in Cadence Virtuoso Tool.

#### **APPARATUS REQUIRED:**

| Sl.No. | Name of the Apparatus     | Quantity |
|--------|---------------------------|----------|
| 1      | PC                        | 1        |
| 2      | Cadence Virtuoso Software | -        |

#### **THEORY:**

Combinational Logic circuits that change state depending upon the actual signals being applied to their inputs at that time, Sequential Logic circuits have some form of inherent "Memory" built in.

This means that sequential logic circuits are able to take into account their previous input state as well as those actually present, a sort of "before" and "after" effect is involved with sequential circuits.

#### The AND Gate:

The AND gate outputs a logical 1 if and only if all inputs are a logical 1 and outputs 0 otherwise.

#### The NAND Gate:

The NAND gate is an AND gate followed by a NOT gate. Therefore, it outputs a logical 0 if and only if all inputs are a logical 1 and outputs 0 otherwise. The symbol is a regular AND gate with a circle at the output.

#### **POWER REPORT:**



#### **AREA REPORT:**



## **TIMING REPORT:**



#### **PROCEDURE:**

### **Simulation-procedure:**

- > Create a new folder in desktop and give File name for your experiment.
- ➤ Copy **default.global**, **default.view and synthesize.tcl** files from Cadence folder and past in your folder.
- Right click and open default.global file Change the line as => set init\_verilog{./Filename\_netlist.v} Save & Close.
- Right click and open default.view file Change the line as => create\_constraint\_mode –name constraints –sdc\_files {Filename\_sdc.sdc} Save & Close.
- ➤ Right click and open synthesize.tcl file Change the lines as =>

read hdl Filename.v

Write hdl > Filename netlist.v

Write\_sdc > Filename\_sdc.sdc - Save & Close.

- Right Click from your programme folder Select open in terminal Type csh Enter
   Type Source <space> / cad/cshrc.
- ➤ Virtuso window will open then type **gedit Filename.v**
- ➤ New window will open Type Verilog code for CMOS basic gates and flipflops File save File exit.
- > Type nclaunch<space> -new
- ➤ New window will open in that Click multiple steps Create CDS file save select don't include any libraries click ok again click ok.
- ➤ Click your file name Click **vlog** symbol then Click **tick** symbol Expand snapshots Click **Work lib. Filename.v** Click **Waveform** symbol.
- **▶ Right Click** your **Filename** Click send to waveform
- > Give inputs through Simulation icon.
- > Get the expected results from the simulation window.
- Take the screenshot of the simulated result.

#### **Analysis Procedure:**

- ➤ Close all the simulated windows Go to command window Type **rc** click enter Type- **exit** click enter- type **rc** < **space**>-**f** < **synthesize.tcl** < **space**> **gui** click enter.
- Click file name from the process window and obtain the RTL schematic circuit.
- ➤ Click Report Datapath Area
- ➢ Click Report Power detailed report ok
- ➤ Click **Report Timing worst path**
- ➤ Take the screen shot of the **power-area-Timing** results.
- ➤ Click-File-Click- exit

## **LAYOUT GENERATION:**



# VERILOG HDL CODE FOR AND GATE

module andgate (a,b,y); output y; input a,b; assign y = a & b; endmodule

### **Layout Generation Procedure:**

- ➤ In command window Type **encounter** In encounter window select **File Import design** browse and add **Filename\_netlist.v** Click close.
- ➤ Click Load default globals open ok.
- ➤ Click **F** Click **Floor plan** Select **Specify Floorplan**
- > Set Values as shown below
  - Left = 5, Right = 5, Top = 5, Bottom = 5
- ➤ Select Floorplan origin at Centre Apply ok.
- ▶ Power Power planning Add Ring Browse Select V<sub>dd</sub> & V<sub>ss</sub> Click add Click ok.
- ➤ Set Ring Configuration values **Top** = **metal** 5, **Bottom** = **metal** 5, **Left** = **metal** 6, **Right** = **metal** 6 Select offset as **Center in channel** Click ok
- ➤ Power Power planning Add stripe Browse Select V<sub>dd</sub> & V<sub>ss</sub> Click add Click ok Select Layer Select metal 6 Select set patterns Number of sets = 1 Click ok.
- ➤ Route Special route Browse Select V<sub>dd</sub> & V<sub>ss</sub> Click add Click ok.
- **▶ Place** Select **Place standard cell** Click **ok**.
- Finally **Press F.**
- ➤ Obtain the Layout generation of the corresponding logic.

#### **INFERENCE AND DISCUSSIONS:**

#### **RESULT:**

Thus the CMOS basic gates was designed using Verilog HDL, Simulated, Synthesized and analyzed using Cadence Tool.

| Description | Marks<br>Allotted | Marks<br>Obtained |
|-------------|-------------------|-------------------|
| Performance | 25                |                   |
| Record      | 15                |                   |
| Viva-Voce   | 10                |                   |
| Total       | 50                |                   |

#### **APPLICATIONS:**

- 1. Counters
- 2. Registers
- 3. Frequency Divider circuits
- 4. Data transfer

## **VIVA-VOCE QUESTIONS:**

- 1. Why NAND and NOR gates are called as universal gates?
- 2. Who invented the first Flip-flop?
- 3. What is transparent mode?
- 4. What is the difference between latch and Flip-flop?

## **APPLICATION ORIENTED QUESTION:**

- 1. Discuss about layout and stick diagram in detail?
- 2. Draw the flow chart for VLSI design flow?

#### **REFERENCES:**

- 1. N.Weste, K.Eshraghian, "Principles of CMOS VLSI Design", Second Edition, Addision Wesley 1993
- 2. R.Jacob Baker, Harry W.LI., David E.Boyee, "CMOS Circuit Design, Layout and Simulation", Prentice Hall of India 2005
- 3. A.Pucknell, Kamran Eshraghian, "BASIC VLSI Design", Third Edition, Prentice Hall of India, 2007.

# **D Flipflop Schematic**



## **RTL Schematic View**



## **Simulation Window**



| Expt.No.: 8b. | Design and Simulation of Flip-Flops & Generate Manual/Automatic |
|---------------|-----------------------------------------------------------------|
| Date:         | Layout Using Cadence Virtuoso                                   |

#### AIM:

To write a Verilog code for flip-flops and to perform simulation, synthesis, analyze the power, area and timing report by performing pre layout and post layout simulations in Cadence Virtuoso Tool.

#### **OBJECTIVES:**

On completing this experiment the students will be able to

- 1. Design flip-flops using Verilog code Hardware description language.
- 2. Simulate, synthesis, analyze the power, area and timing report by performing pre layout and post layout simulations in Cadence Virtuoso Tool.

### **APPARATUS REQUIRED:**

| Sl.No. | Name of the Apparatus     | Quantity |
|--------|---------------------------|----------|
| 1      | PC                        | 1        |
| 2      | Cadence Virtuoso Software | -        |

## THEORY:

Combinational Logic circuits that change state depending upon the actual signals being applied to their inputs at that time, Sequential Logic circuits have some form of inherent "Memory" built in.

This means that sequential logic circuits are able to take into account their previous input state as well as those actually present, a sort of "before" and "after" effect is involved with sequential circuits.

#### Flip-Flops:

The Flip-Flop remains locked on an output of either 0 or 1 until it is given some sequence of inputs, in which case its output will change.

## **Area Report**



## **Power Report**



## **Timing Report**



#### **PROCEDURE:**

### **Simulation-procedure:**

- > Create a new folder in desktop and give File name for your experiment.
- ➤ Copy **default.global**, **default.view and synthesize.tcl** files from Cadence folder and past in your folder.
- Right click and open default.global file Change the line as => set init\_verilog{./Filename\_netlist.v} Save & Close.
- Right click and open default.view file Change the line as => create\_constraint\_mode –name constraints –sdc\_files {Filename\_sdc.sdc} Save & Close.
- ➤ Right click and open synthesize.tcl file Change the lines as =>

read hdl Filename.v

Write hdl > Filename netlist.v

Write\_sdc > Filename\_sdc.sdc - Save & Close.

- Right Click from your programme folder Select open in terminal Type csh Enter
   Type Source <space> / cad/cshrc.
- ➤ Virtuso window will open then type **gedit Filename.v**
- ➤ New window will open Type Verilog code for CMOS basic gates and flipflops File save File exit.
- > Type nclaunch<space> -new
- ➤ New window will open in that Click multiple steps Create CDS file save select don't include any libraries click ok again click ok.
- ➤ Click your file name Click **vlog** symbol then Click **tick** symbol Expand snapshots Click **Work lib. Filename.v** Click **Waveform** symbol.
- **▶ Right Click** your **Filename** Click send to waveform
- > Give inputs through Simulation icon.
- > Get the expected results from the simulation window.
- Take the screenshot of the simulated result.

#### **Analysis Procedure:**

- ➤ Close all the simulated windows Go to command window Type **rc** click enter Type- **exit** click enter- type **rc** < **space**>-**f** < **synthesize.tcl** < **space**> **gui** click enter.
- Click file name from the process window and obtain the RTL schematic circuit.
- ➤ Click Report Datapath Area
- ➢ Click Report Power detailed report ok
- ➤ Click **Report Timing worst path**
- ➤ Take the screen shot of the **power-area-Timing** results.
- ➤ Click-File-Click- exit

## **Layout Generation of DFF**



## VERILOG HDL CODE FOR DFLIPFLOP

```
module dff(d,clk,clr,q);
input d,clk,clr;
output q;
reg q;
always @ (posedge clk)
begin
if (clr==1)
q<=1'b0;
else
q<=d;
end
endmodule
```

#### **Layout Generation Procedure:**

- ➤ In command window Type **encounter** In encounter window select **File Import design** browse and add **Filename\_netlist.v** Click close.
- ➤ Click Load default globals open ok.
- ➤ Click **F** Click **Floor plan** Select **Specify Floorplan**
- > Set Values as shown below

Left = 
$$5$$
, Right =  $5$ , Top =  $5$ , Bottom =  $5$ 

- ➤ Select Floorplan origin at Centre Apply ok.
- Power Power planning Add Ring Browse Select V<sub>dd</sub> & V<sub>ss</sub> Click add Click ok.
- Set Ring Configuration values Top = metal 5, Bottom = metal 5, Left = metal 6,
   Right = metal 6 Select offset as Center in channel Click ok
- ➤ Power Power planning Add stripe Browse Select V<sub>dd</sub> & V<sub>ss</sub> Click add Click ok Select Layer Select metal 6 Select set patterns Number of sets = 1 Click ok.
- ➤ Route Special route Browse Select V<sub>dd</sub> & V<sub>ss</sub> Click add Click ok.
- **▶ Place** Select **Place standard cell** Click ok.
- > Finally **Press F.**
- > Obtain the Layout generation of the corresponding logic.

#### **INFERENCE AND DISCUSSIONS:**

#### **RESULT:**

Thus the flip-flops was designed using Verilog HDL, Simulated, Synthesized and analyzed using Cadence Tool.

| Description | Marks<br>Allotted | Marks<br>Obtained |
|-------------|-------------------|-------------------|
| Performance | 25                |                   |
| Record      | 15                |                   |
| Viva-Voce   | 10                |                   |
| Total       | 50                |                   |